

### **General Description**

The MAX5413/MAX5414/MAX5415 is a family of dual linear taper digital potentiometers. Each device has two 3-terminal potentiometers. The MAX5413/MAX5414/ MAX5415 operate from +2.7V to +5.5V single-supply voltages and use an ultra-low 0.1µA supply current. These devices also provide glitchless switching between resistor taps, as well as a convenient poweron reset (POR) that sets the wiper to the midscale position at power-up. Each potentiometer consists of a fixed resistor with a wiper contact that is digitally controlled through a 3-wire serial interface and has 256 tap points. It performs the same function as a discrete potentiometer or variable resistor.

These parts are ideal for applications requiring digitally controlled resistors. Three resistance values are available:  $10k\Omega$  (MAX5413),  $50k\Omega$  (MAX5414), and  $100k\Omega$ (MAX5415). A nominal resistor temperature coefficient of 35ppm/°C end-to-end and 5ppm/°C ratiometric make the MAX5413/MAX5414/MAX5415 ideal for applications requiring low temperature-coefficient variable resistors, such as adjustable-gain circuit configurations.

The MAX5413/MAX5414/MAX5415 are available in a 14pin TSSOP package. Each device is guaranteed over the extended industrial temperature range (-40°C to +85°C).

#### **Applications**

Mechanical Potentiometer Replacement Low-Drift Programmable Gain Amplifier (PGA) Volume Control LCD Screen Adjustment Adjustable Voltage Reference Programmable Filters, Delays, Time Constant Impedance Matching

#### Features

- ♦ 14-Pin TSSOP Small-Footprint Package
- ♦ 256 Tap Positions
- ♦ Ultra-Low 0.1µA Supply Current
- ♦ +2.7V to +5.5V Single-Supply Operation
- ♦ Two Independent Potentiometers in a Package
- **♦** Low End-to-End Temperature Coefficient 35ppm/°C
- **♦** Low Ratiometric Temperature Coefficient 5ppm/°C
- ♦ Power-On Reset: Wiper Goes to Midscale (Position 128)
- **♦** Glitchless Switching Between Resistor Taps
- **♦** 3-Wire SPI<sup>™</sup>-Interface Compatible
- ♦ 10kΩ/50kΩ/100kΩ Resistor Values

## **Ordering Information**

| PART       | TEMP. RANGE    | PIN-PACKAGE | $R(k\Omega)$ |  |
|------------|----------------|-------------|--------------|--|
| MAX5413EUD | -40°C to +85°C | 14 TSSOP    | 10           |  |
| MAX5414EUD | -40°C to +85°C | 14 TSSOP    | 50           |  |
| MAX5415EUD | -40°C to +85°C | 14 TSSOP    | 100          |  |

# Pin Configuration



SPI is a trademark of Motorola, Inc.

MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +5V, \text{ unless otherwise noted. } V_H = V_{DD}, V_L = 0, T_A = T_{MIN} \text{ to } T_{MAX}. \text{ Typical values are at } V_{DD} = +5V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                              | SYMBOL          | CONDITIONS            |         | MIN  | TYP  | MAX  | UNITS  |  |
|----------------------------------------|-----------------|-----------------------|---------|------|------|------|--------|--|
| DC PERFORMANCE (Voltage-Div            | vider Mode)     | •                     |         |      |      |      | •      |  |
| Resolution                             | N               |                       |         | 8    |      |      | Bits   |  |
| Integral Nonlinearity (Notes 1, 2)     | INL             |                       |         |      |      | ±1/2 | LSB    |  |
| Differential Nonlinearity (Notes 1, 2) | DNL             |                       |         |      |      | ±1/2 | LSB    |  |
| End-to-End Resistor Tempco             | TCR             |                       |         |      | 35   |      | ppm/°C |  |
| Ratiometric Resistor Tempco            |                 |                       |         |      | 5    |      | ppm/°C |  |
|                                        |                 | MAX5413               |         |      | -8   |      |        |  |
| Full-Scale Error                       |                 | MAX5414               |         |      | -1.6 |      | LSB    |  |
|                                        |                 | MAX5415               |         |      | 8.0  |      |        |  |
|                                        |                 | MAX5413               |         |      | +8   |      |        |  |
| Zero-Scale Error                       |                 | MAX5414               |         |      | +1.6 |      | LSB    |  |
|                                        |                 | MAX5415               |         |      | +0.8 |      |        |  |
| DC PERFORMANCE (Variable-Re            | sistor Mode)    |                       |         |      |      |      |        |  |
| Resolution                             | N               |                       |         | 8    |      |      | Bits   |  |
|                                        | INL             | $V_{DD} = +5V$        |         |      |      | ±1   | LSB    |  |
| Integral Nonlinearity (Notes 1, 3)     |                 | V <sub>DD</sub> = +3V | MAX5413 |      |      | ±3   |        |  |
| integral Northinearity (Notes 1, 3)    |                 |                       | MAX5414 |      |      | ±1.5 | LSB    |  |
|                                        |                 |                       | MAX5415 |      |      | ±1.5 |        |  |
| Differential Nonlinearity              | DNL             | $V_{DD} = +5V$        |         |      |      | ±1/2 | LSB    |  |
| (Notes 1, 3)                           |                 | $V_{DD} = +3V$        |         |      |      | ±1/2 | LOD    |  |
| DC PERFORMANCE (Resistor Ch            | aracteristics   | )                     |         |      |      |      |        |  |
| Winer Registeres (Note 4)              | Rw              | $V_{DD} = +5V$        |         |      | 275  |      | Ω      |  |
| Wiper Resistance (Note 4)              | Пγγ             | $V_{DD} = +3V$        |         |      |      | 550  | T 52   |  |
| Winer Consoitance                      | Cw              | MAX5413               |         |      | 50   |      | ے ا    |  |
| Wiper Capacitance                      |                 | MAX5414/MAX           | 5415    |      | 30   |      | pF     |  |
|                                        |                 | MAX5413               |         | 7.5  | 10   | 12.5 | _      |  |
| End-to-End Resistance                  | R <sub>HL</sub> | MAX5414               |         | 37.5 | 50   | 62.5 | kΩ     |  |
|                                        |                 | MAX5415               |         | 75   | 100  | 125  |        |  |

\_ /N/XI/N

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +5V, \text{ unless otherwise noted. } V_H = V_{DD}, V_L = 0, T_A = T_{MIN} \text{ to } T_{MAX}. \text{ Typical values are at } V_{DD} = +5V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                                          | SYMBOL       | CONDITIONS             | 5                | MIN                   | TYP | MAX                   | UNITS |  |
|----------------------------------------------------|--------------|------------------------|------------------|-----------------------|-----|-----------------------|-------|--|
| DIGITAL INPUTS                                     |              |                        |                  |                       |     |                       |       |  |
| Input High Voltage                                 | VIH          |                        |                  | 0.7 x V <sub>DD</sub> |     |                       | V     |  |
| Input Low Voltage                                  | VIL          |                        |                  |                       |     | 0.3 x V <sub>DD</sub> | V     |  |
| Input Leakage Current                              |              |                        |                  |                       |     | ±1.0                  | μΑ    |  |
| Input Capacitance                                  |              |                        |                  |                       | 5   |                       | рF    |  |
| TIMING CHARACTERISTICS (AN                         | ALOG)        |                        |                  |                       |     |                       |       |  |
|                                                    |              | MAX5413                |                  |                       | 100 |                       |       |  |
| Wiper-Settling Time                                | ts           | MAX5414 325            |                  |                       |     |                       | ns    |  |
|                                                    |              | MAX5415                |                  |                       | 650 |                       |       |  |
| TIMING CHARACTERISTICS (DIC                        | SITAL) (Note | 5)                     |                  |                       |     |                       |       |  |
| Maximum SCLK Frequency                             |              |                        |                  | 10                    |     |                       | MHz   |  |
| SCLK Clock Period                                  | tCP          |                        |                  | 100                   |     |                       | ns    |  |
| SCLK Pulse Width High                              | tch          |                        |                  | 40                    |     |                       | ns    |  |
| SCLK Pulse Width Low                               | tCL          |                        |                  | 40                    |     |                       | ns    |  |
| CS Fall to SCLK Rise Setup Time                    | tcss         |                        |                  | 40                    |     |                       | ns    |  |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold Time | tcsh         |                        |                  | 0                     |     |                       | ns    |  |
| DIN Setup Time                                     | tDS          |                        |                  | 40                    |     |                       | ns    |  |
| DIN Hold Time                                      | tDH          |                        |                  | 0                     |     |                       | ns    |  |
| SCLK Rise to CS Fall Delay                         | tCS0         |                        |                  | 10                    |     |                       | ns    |  |
| CS Rise to SCLK Rise Hold                          | tcs1         |                        |                  | 40                    |     |                       | ns    |  |
| CS Pulse Width High                                | tcsw         |                        |                  | 100                   |     |                       | ns    |  |
| POWER SUPPLIES                                     |              |                        |                  |                       |     |                       |       |  |
| Supply Voltage                                     | $V_{DD}$     |                        |                  | 2.7                   |     | 5.5                   | V     |  |
| Cupali Current                                     | lee          | CS = SCLK = DIN = VDD  | $V_{DD} = +5V$   |                       | 8.0 | 5                     | μΑ    |  |
| Supply Current                                     | IDD          | 02 = 20FV = DIIA = ADD | $V_{DD} = +2.7V$ |                       | 0.1 |                       | μΑ    |  |

- **Note 1:** Linearity is defined in terms of the  $H_X$  to  $L_X$  code-dependent resistance.
- **Note 2:** The DNL and INL are measured with the potentiometer configured as a voltage-divider with  $H_X = V_{DD}$  and  $L_X = 0$ . The wiper terminal is unloaded and measured with an ideal voltmeter.
- Note 3: The DNL and INL are measured with the potentiometer configured as a variable resistor. Hx is unconnected and Lx = 0. At  $V_{DD} = +5V$ , the wiper terminal is driven with a source current of 400μA for the 10kΩ configuration, 80μA for the 50kΩ configuration, and 40μA for the 100kΩ configuration. At  $V_{DD} = +3V$ , 200μA/40μA/20μA for 10kΩ/50kΩ/100kΩ configurations, respectively.
- Note 4: The wiper resistance is the worst value measured by injecting into  $W_X$ , a current  $I_W = V_{DD} / R_{HL}$ .
- Note 5: Digital timing is guaranteed by design.

### **Typical Operating Characteristics**

 $(V_{DD} = +5.0V, T_A = +25$ °C, unless otherwise noted.)



## Typical Operating Characteristics (continued)

 $(V_{DD} = +5.0V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



## Typical Operating Characteristics (continued)

 $(V_{DD} = +5.0V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 









## **Pin Description**

| PIN      | NAME           | FUNCTION                                                        |  |  |  |
|----------|----------------|-----------------------------------------------------------------|--|--|--|
| 1        | GND            | Ground                                                          |  |  |  |
| 2        | L <sub>B</sub> | Low Terminal of Resistor B                                      |  |  |  |
| 3        | H <sub>B</sub> | High Terminal of Resistor B                                     |  |  |  |
| 4        | WB             | Wiper Terminal of Resistor B                                    |  |  |  |
| 5, 6, 10 | N.C.           | No Connection to this Terminal                                  |  |  |  |
| 7        | CS             | SPI Chip Select                                                 |  |  |  |
| 8        | DIN            | SPI Serial Data Input                                           |  |  |  |
| 9        | SCLK           | SPI Clock Input                                                 |  |  |  |
| 11       | $V_{DD}$       | Power Supply, +2.7V to +5.5V. Connect a 0.1µF capacitor to GND. |  |  |  |
| 12       | WA             | Wiper Terminal of Resistor A                                    |  |  |  |
| 13       | HA             | High Terminal of Resistor A                                     |  |  |  |
| 14       | LA             | Low Terminal of Resistor A                                      |  |  |  |



Figure 1. MAX5413/MAX5414/MAX5415 Functional Diagram: Dual 3-Terminal Potentiometers in 14-Pin TSSOP Configuration

#### **Detailed Description**

Each potentiometer consists of 255 fixed resistors in series between pins H<sub>X</sub> and L<sub>X</sub> (Figure 1). The potentiometer wiper (pin W<sub>X</sub>) can be programmed to access any one of the 256 different tap points on the resistor string. The MAX5413/MAX5414/MAX5415 require nine bits to program the wiper position. The first bit is an address code, allowing one or the other potentiometer

to be selected for programming. The potentiometers are programmed independently of each other.

The MAX5413/MAX5414/MAX5415 use a 3-wire serial data interface to control the wiper tap position. This write-only interface contains three inputs: Chip Select  $\overline{\text{CS}}$ ), Data In (DIN), and Data Clock (SCLK). When  $\overline{\text{CS}}$  is taken low, data from the DIN pin is synchronously loaded into the serial shift register on each rising edge of each SCLK pulse (Figure 2). After all the data bits



Figure 2. Potentiometer Serial Data Timing Circuit



Figure 3. Detailed Serial Interface Timing Diagram

have been shifted in, they are latched into the appropriate potentiometer control register when  $\overline{CS}$  transitions from low to high. Note that if  $\overline{CS}$  is not kept low during the entire data stream, the data will be corrupted and the device will need to be reloaded.

The first bit A0 (address bit) is used to address one or the other of the potentiometers for programming. Potentiometer control register A is selected for writing when A0 is 'zero,' and potentiometer control register B is selected when A0 is 'one.'

The MAX5413/MAX5414/MAX5415 feature POR circuitry that sets the wiper to the midscale position at power-up.

## Applications Information

The MAX5413/MAX5414/MAX5415 are intended for a variety of circuits where accurate, fine-tuning adjustable resistance is required, such as in adjustable voltage or adjustable gain circuit configurations. It is primarily used in either a potentiometer divider or a variable-resistor configuration.

#### Adjustable Current-to-Voltage Converter

Figure 5 shows the MAX5413/MAX5414/MAX5415 being used with a MAX4250 low-noise op amp to fine tune a current-to-voltage converter. Pins H<sub>X</sub> and W<sub>X</sub> of the MAX5413/MAX5414/MAX5415 are connected to the node between R3 and R2, and pin L<sub>X</sub> is connected to ground. Circuit space is minimized due to both devices' packaging.

#### Adjustable Gain Amplifier

Figure 6 shows how to use the MAX5413/MAX5414/ MAX5415 to digitally adjust the gain of a noninverting op amp configuration. In Figure 6a, connect the MAX5413/ MAX5414/MAX5415 as a variable resistor in series with a resistor to ground to form the adjustable gain control of a noninverting amplifier.

Similarly, Figure 6b shows how to use the MAX5413/MAX5414/MAX5415 as a 3-terminal potentiometer. In this application, the MAX5413/MAX5414/MAX5415 low 5ppm/°C ratiometric tempco allows for a very stable adjustable gain configuration over temperature.

| ADDRESS        |                |                |                | DATA WORD      |                |                |                |                |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| <b>B0</b> (A0) | <b>B1</b> (D7) | <b>B2</b> (D6) | <b>B3</b> (D5) | <b>B4</b> (D4) | <b>B5</b> (D3) | <b>B6</b> (D2) | <b>B7</b> (D1) | <b>B8</b> (D0) |
| (MSB)          |                |                |                |                |                |                |                | (LSB)          |
| First Bit In   |                |                |                |                |                |                |                | Last Bit In    |

Figure 4. Serial Data Format



Figure 5. I to V Converter

#### Adjustable Voltage Reference

In Figure 7, the MAX5413/MAX5414/MAX5415 are shown with the MAX6160 to make an adjustable voltage reference. In this circuit, the Hx pin of the MAX5413/MAX5414/MAX5415 is connected to the OUT pin of the MAX6160, the Lx pin of the MAX5413/MAX5414/MAX5415 is connected to GND, and the Wx pin of the MAX5413/MAX5414/MAX5415 is connected to the ADJ pin of the MAX6160. The MAX5413/MAX5414/MAX5415 allow precise setting of the voltage reference output. A low 5ppm/°C ratiometric tempco allows a very stable adjustable voltage overtemperature.



Figure 6a. Adjustable Gain Circuit



Figure 6b. Adjustable Gain Circuit Using 3-Terminal Potentiometer



Figure 7. Adjustable Voltage Reference

\_Chip Information

TRANSISTOR COUNT: 8689

PROCESS: BiCMOS

### Package Information



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.